| Total N                               | . of Questions : 4] SEAT No. :                                              |                    |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------|--------------------|--|--|--|
| <b>PA-4</b>                           | 080 [6008] -232                                                             | No. of Pages : 2   |  |  |  |
| S.E. (Information Technology) (Insem) |                                                                             |                    |  |  |  |
| PROCESSOR ARCHITECTURE                |                                                                             |                    |  |  |  |
|                                       | (2019 Pattern) (Semester - II) (214451)                                     |                    |  |  |  |
| Time:                                 | Hour] [N                                                                    | Max. Marks : 30    |  |  |  |
| 111311 ac 1)                          | Answer O1 or Q2, Q3 or Q4.                                                  |                    |  |  |  |
| 2)                                    | Neat diagrams must be drawn whenever necessary.                             |                    |  |  |  |
| 3)                                    | Figures to the right side indicate full marks.                              |                    |  |  |  |
| 4)                                    | Assume suitable data if necessary.                                          |                    |  |  |  |
| <b>Q1</b> ) a)                        | Explain program memory organization of PIC18 micro c suitable diagram.      | ontroller with [6] |  |  |  |
| b                                     | Draw and explain status register of PIC18 microcontroller                   | . <b>[5]</b>       |  |  |  |
| c                                     | Explain watchdog timer used in PIC18 microcontroller.  OR                   | [4]                |  |  |  |
| <b>Q2</b> ) a)                        | With a neat diagram discuss in detail about the architect micro controller. | ture of PIC18      |  |  |  |
| b                                     | Write short note on Brownout Reset.                                         | [5]                |  |  |  |
| c                                     | Differentiate between RISC and CISC.                                        | [4]                |  |  |  |
| <b>Q3</b> ) a)                        | Name the SFRs associated with each I/O port of PIC18I role of PORTx SFR?    | F. What is the [4] |  |  |  |
| K                                     | Calculate total delay generated by Timer 0 if (FFF1) H is 1                 | loaded into it.    |  |  |  |

Explain working of PIC18F Timerl with the help of suitable diagram.[7]

OR

c)

Assume Crystal frequency =10 MHz

*P.T.O.* 

**[4]** 

Find the value to be loaded in TRISD and TRISC resister for the **Q4**) a) following: **[4]** 

RD0,RD1,RD2,RD3 as input port

RD4,RD5,RD6,RD7, as output port

RC0,RC2,RC4,RC6,RC7 as output port

RC1,RC3 RC5 as input port

- ON in details. Explain in detail Prescaling and Postscaleing of PIC18 Timers. **[4]** b)
- Explain Timer O Control Register TOCON in detail [7] c)

|                                       | o. of Questions : 4]                    | 90               | SEAT No.:                         |  |  |
|---------------------------------------|-----------------------------------------|------------------|-----------------------------------|--|--|
| PB35                                  | [6268                                   | 3]-229           | [Total No. of Pages : 2           |  |  |
| S.E. (Information Technology) (Insem) |                                         |                  |                                   |  |  |
| PROCESSOR ARCHITECTURE                |                                         |                  |                                   |  |  |
|                                       | (2019 Pattern) (Sen                     | nester-IV) (2    | 214451)                           |  |  |
| Time : 1                              | S Sk                                    |                  | [Max. Marks: 30                   |  |  |
| Instructi                             | tions to the candidates:                |                  |                                   |  |  |
| 1)                                    | Answer Q.1 or Q.2, Q.3 or Q.4.          |                  | 3                                 |  |  |
| 2)                                    | Neat diagrams must be drawn where       | •                | :                                 |  |  |
| <i>3) 4)</i>                          | Figures to the right indicate full ma   | ırks.            |                                   |  |  |
| 4)                                    | Assume suitable data, if necessary.     |                  |                                   |  |  |
| <b>Q1</b> ) a)                        | Explain data memory organizati diagram. | ion of PIC18 m   | icro controller with suitable [5] |  |  |
| b)                                    | Explain any 3 addressing modes          | of PIC micro c   | ontroller with one example.       |  |  |
| Ź                                     |                                         |                  | [6]                               |  |  |
| c)                                    | State features of PIC18 microc          | ontroller.       | [4]                               |  |  |
|                                       | ., o., o                                | R                |                                   |  |  |
| <b>Q2</b> ) a)                        | - ( )                                   | n detail about   | the architecture of PIC 18        |  |  |
|                                       | micro controller                        |                  | [6]                               |  |  |
| b)                                    | Write short note on power dow           | vn modes of Pl   | C 18 micro controller. [5]        |  |  |
| c)                                    | Differentiate between micropro          | ocessor and mid  | Procontroller. [4]                |  |  |
|                                       |                                         |                  | 30                                |  |  |
| <b>Q3</b> ) a)                        | Draw the format of T0CON reg bit.       | gister and expla | in the functionality of each [7]  |  |  |

*P.T.O.* 

Name the SFRs associated with each I/O port of PIC18F. [8] b) What is the role of TRISx SFR? Find the value of be loaded in TRISD and TRISC register for the following: RD0,RD1, RD2, RD3 as input port RD4, RD5, RD6, RD7 as output port RC0, RC2, RC4, RC6, RC7 as output port RC1, RC3, RC5 as input port OR Explain working of PIC18F Timer 0 in 16bit mode with the help of suitable diagram. [8] Calculate the amount of time delay generated by Timer0 if b) [7] TMR0H=FFh Prest. XTAL Frequency=10MHz AND TO THE STATE OF THE STATE O

[6268]-229